# Lab01-运算器及其应用 实验报告

# 实验过程

## 32bit ALU

1. Datapath & function



| ALU 村 | LU 模块功能表 |   |  |  |
|-------|----------|---|--|--|
| f     | y        | Z |  |  |
| 000   | a+b      | * |  |  |
| 001   | a - b    | * |  |  |
| 010   | a & b    | * |  |  |
| 011   | a   b    | * |  |  |
| 100   | a ^ b    | * |  |  |
| 其他    | 0        | 1 |  |  |

2. Interface

3. 核心

### 4. 电路





5. 性能

| Name 1 | Slice LUTs<br>(63400) | Bonded IOB<br>(210) |
|--------|-----------------------|---------------------|
| N ALU  | 74                    | 100                 |

# 6bit ALU

1. Code

```
1 module ALU6b(
   input [5:0] data,
3 input en,
4 input [1:0] enSel,
5 input clk,
6 output reg outz,
7 output reg [5:0] outy
8);
9 reg [5:0] a, b;
10 reg [2:0] f;
11 wire [5:0] y;
12 wire z;
13 ALU #(6)ALU(.a(a),.b(b),.f(f),.y(y),.z(z));
14
       always @(posedge clk) begin
           if(en) begin
               case (enSel)
17
               2'b00: a ≤ data;
               2'b01: b ≤ data;
18
19
               2'b10: f ≤ {data[2],data[1],data[0]};
               endcase
21
           end
22
       outz ≤ z;
23
       outy \leq y;
24
       end
25 endmodule
```

#### 2. RTL & 综合仿真





# 3. 仿真



## 4. 性能

| Name 1      | Slice LUTs<br>(63400) | Slice Registers<br>(126800) | Bonded IOB<br>(210) | BUFGCTRL<br>(32) |  |
|-------------|-----------------------|-----------------------------|---------------------|------------------|--|
| ∨ N ALU6b   | 16                    | 22                          | 17                  | 1                |  |
| I ALU (ALU) | 13                    | 0                           | 0                   | 0                |  |

| Tcl Console Messages Log           | Reports | Design Runs Timing ×          | Utilization     |                              |          |                                          |          |
|------------------------------------|---------|-------------------------------|-----------------|------------------------------|----------|------------------------------------------|----------|
| Q   X   0   0   0                  | :       | Design Timing Summary         |                 |                              |          |                                          |          |
| General Information Timer Settings | Î       | Setup                         |                 | Hold                         |          | Pulse Width                              |          |
| Design Timing Summary              |         | Worst Negative Slack (WNS     | S): 6.119 ns    | Worst Hold Slack (WHS):      | 0.213 ns | Worst Pulse Width Slack (WPWS):          | 4.500 ns |
| Clock Summary (1)                  |         | Total Negative Slack (TNS)    | ): 0.000 ns     | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |
| Check Timing (16)                  |         | Number of Failing Endpoint    | ts: 0           | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |
| Intra-Clock Paths                  |         | Total Number of Endpoints     | c 7             | Total Number of Endpoints:   | 7        | Total Number of Endpoints:               | 23       |
| Inter-Clock Paths                  |         | All user specified timing cor | nstraints are n | net.                         |          |                                          |          |
| Other Path Groups                  |         |                               |                 |                              |          |                                          |          |
| I loor Japasod Detho               | ~       |                               |                 |                              |          |                                          |          |

# 5. 下载测试

1. 输入 a



2. 输入b(此时f初始为0,加运算)



3. 输入 f (与运算)



# **FLS**

#### 1. Code

```
1 always @(*) begin
2    if(clk)begin
3         case(cur_state)
4         GET_D0: next_state = GET_D1;
5         GET_D1: next_state = CAL_F;
6         CAL_F: next_state = CAL_F;
7         endcase
8    end
9 end
```

assign f = f2;

### 2. 电路



### 3. 仿真



#### 4. 下载测试



# 总结

本次实验本身难度较低,给同学们提供了一个回忆 verilog 的机会。再实验过程中回忆、巩固了 verilog 相关的基本知识。

# **Appendix**

代码

#### 1. ALU

```
assign y = res;
assign z = y == 32'b0 ? 1:0;

always @(*) begin
    case (f)
    3'b000: res = a + b;
    3'b011: res = a - b;
    3'b011: res = a & b;
    3'b100: res = a ^ b;
    default: res = 0;
    endcase
end
endmodule
```

#### 2. 6bit ALU

```
module ALU6b(
input [5:0] data,
input en,
input [1:0] enSel,
input clk,
output reg outz,
output reg [5:0] outy
);
reg [5:0] a, b;
reg [2:0] f;
wire [5:0] y;
wire z;
ALU # (6) ALU (.a(a),.b(b),.f(f),.y(y),.z(z));
    always @(posedge clk) begin
        if(en) begin
            case (enSel)
            2'b00: a <= data;
            2'b01: b <= data;
            2'b10: f <= {data[2], data[1], data[0]};
            endcase
    outz <= z;
    outy <= y;
```

```
end
endmodule
```

#### 3. FLS

```
module FLS(
 input clk, rst, btn,
 input [6:0] d,
 output [6:0] f
);
parameter GET D0 = 2'b00; // To get the 1st number
parameter GET D1 = 2'b01; // To get the 2nd number
parameter CAL F = 2'b10; // To calculate the next
wire en;
signal edge se(clk,btn,en);
reg[1:0] cur state, next state;
reg[6:0] f1, f2;
wire[6:0] sum;
ALU \#(7) alu(.a(f1),.b(f2),.f(3'b000), .y(sum));
always @(*) begin
    if(clk)begin
        case(cur state)
        GET D0: next state = GET D1;
        GET D1: next state = CAL F;
        CAL F: next state = CAL F;
        endcase
always @(posedge clk) begin
    if(rst) begin
        cur state <= GET D0;
       f1<=7'b0;
```

```
f2<=7'b0;
    else begin
        if(en)begin
             case (cur state)
             GET D0: begin
                 f1 <= d; f2 <= d;
            GET D1: f2 <= d;
             CAL F: begin
                 f2 <= sum;
                 f1 <= f2;
            endcase
             cur state <= next state;</pre>
    end
end
assign f = f2;
endmodule
// 取时钟上升沿
module signal edge(
    input clk,
    input button,
    output button edge
    reg button r1, button r2;
    always@(posedge clk)
        button r1 <= button;</pre>
    always@(posedge clk)
        button r2 <= button r1;
    assign button edge = button r1 & (~button r2);
endmodule
4. 6bit ALU 仿真
```

module ALU6 test();

```
reg clk, en;
    reg [1:0] sel;
    reg [5:0] d;
    wire [5:0] y;
    wire z;
    ALU6b ALU6b (.clk(clk),.en(en),.enSel(sel),.data
(d),.outy(y),.outz(z));
    initial clk=0;
    always #5 clk=~clk;
    initial
    begin
        en=1'b0;
        #3 en=1'b1;
    initial
    begin
            sel=2'b00;d=6'b01000;
        #100 sel=2'b01;d=6'b000111;
        #100 sel=2'b10;d=6'b000000;
        #100 d=6'b01;
        #100 d=6'b11;
        #100 $finish;
    end
endmodule
```

#### 5. FLS 仿真

```
module fls_testbench();
    reg[6:0] data;
    reg clk,btn,rst;
    wire[6:0] out;
    fls fls(clk,rst,btn,data,out);
    initial clk = 0;
    always #1 clk=~clk;

initial
```

```
begin
       rst = 1; btn = 0;
    #5 rst = 0;
    #10 data = 7'd2;
   #5 btn = 1; #5 btn =0;
   #10 data = 7'd3;
    #5 btn = 1; #5 btn =0;
    #5 btn = 1; #5 btn =0;
    #5 btn = 1; #5 btn =0;
   #5 btn = 1; #5 btn =0;
    #5 btn = 1; #5
                   btn =0;
   #5 btn = 1; #5 btn =0;
   #5 btn = 1; #5 btn =0;
   #5 $finish;
endmodule
```